





# Breaking Speed Limits with GaN Power ICs

March 21st 2016

Dan Kinzer, COO/CTO

dan.kinzer@navitassemi.com

Navitas GaN Power IC Navitas GaN Powe



### The Need for Speed





## What is Slowing Us Down?



#### Wide Bandgap (WBG) Devices:



### **Physics Drives Switch Performance**

- WBG GaN material allows high electric fields so high carrier density can be achieved
- Two dimensional electron gas with AlGaN/GaN heteroepitaxy structure gives very high mobility in the channel and drain drift region
- Lateral device structure achieves extremely low  $Q_g$  and  $Q_{OSS}$  and allows integration







### Can Magnetics Rise to the Speed Challenge?

- Boundaries vary
   with material,
   DC/AC current mix,
   power, etc.
- Majority of mass production applications run 65kHz – 150kHz
- 5x frequency increase is within today's capability



#### **Removing speed limits:**



### High Frequency Magnetics "GaN Optimized"

#### N59 optimized for 2MHz



#### **3F & 4F up to 10MHz**











#### **Breaking Speed Limits:**



### 650V Navitas eMode GaN at 27MHz & 40MHz

#### Class Phi-2 DC/AC converter: Stanford / Navitas demo

- 50% less loss than RF Si
- 16x smaller package
- Air-core inductors
- Minimal FET loss
- Negligible gate drive loss







#### Power Loss Breakdown (Active Components)



| Technology                                      | V   |               | Pack<br>mm) | F <sub>SW</sub><br>(MHz) | Eff.<br>(%) | Power<br>(W) |
|-------------------------------------------------|-----|---------------|-------------|--------------------------|-------------|--------------|
| RF Si (ARF521)  Microsemi. POWER PRODUCTS GROUP | 500 | M174<br>22x22 | 800         | 27.12                    | 91%         | 150          |
| eMode GaN  Navitas                              | 650 | QFN<br>5x6    |             | 27.12<br>40.00           | 96%<br>93%  | 150<br>115   |



### Slow, Expensive, Non-Standard



- Through-hole
  - High inductance, limits switching frequency



- Cascode (co-pack and/or stacking)
  - Multi-die, additional components
  - Higher cost for dice and assembly



- PCB-embedded
  - Non-standard, high cost

#### **Removing Speed Limits:**



### Fast, Low Cost, Industry-Standard QFN

- Leadframe-based 5X6mm power package outline
- Low profile, small footprint with HV clearance
- Kelvin source connection for gate drive return
- Low inductance power connections (~0.2nH)
- Low thermal resistance (<2°C/W)</li>
- I/O pins enough for drive functions
- High volume
- Reliable
- Low cost



#### **Speed Limit:**



### **Complex Drive**

dMode GaN needs extra FET, extra passives, isolation, complex packaging

Early eMode GaN requires many added circuits:





### **Creating the World's First allGaN™ Power ICs**



Up to 40MHz switching, 4x higher density & 20% lower system cost

#### **Removing Speed Limits:**



### Navitas iDrive™ GaN Power IC

- Monolithic integration
- 20X lower drive loss than silicon
- Driver impedance matched to power device
- Shorter prop delay than silicon (10ns)
- Zero inductance turn-off loop
- Digital input (hysteretic)
- Rail-rail drive output
- Layout insensitive





# IDrive Crisp & Efficient Gate Control

- Eliminates gate overshoot and undershoot
- Zero inductance on chip insures no turn-off loss





### **Hard-Switched**

#### **Primary Switch Power Loss:**

$$P_{\text{FET}} = P_{\text{COND}} + P_{\text{DIODE}} + P_{\text{T-ON}} + P_{\text{T-OFF}} + P_{\text{DR}} + P_{\text{QRR}} + P_{\text{QOSS}}$$



### Hard-Switched > Soft-Switched

#### **Primary Switch Power Loss:**

$$P_{FET} = P_{COND} * k + P_{DIODE} + P_{T-OFF} + P_{DR} + P_{QRR} + P_{QOSS}$$

- k-factor >1 due to increased circulating current, duty cycle loss
- $P_{T-On}$  = 0 (soft-switch)
- $P_{Qoss}$   $\psi$ 2-3X (silicon devices can have high Coss charging/discharging losses)



### Hard-Switched -> Soft-Switched with eMode GaN

#### **Primary Switch Power Loss:**



- k-factor >1 due to increased circulating current, duty cycle loss
- $P_{T-On}$  = 0 (soft-switch)
- $P_{Qoss}$   $\sqrt{10X}$   $\sqrt{2-3X}$  (GaN Coss charging/discharging loss negligible up to 2Mhz)
- $P_{QRR} = 0$
- $P_{DIODE}$   $\psi_{2X}$  (reverse conduction loss reduced by synchronous rectification)
- P<sub>T-OFF</sub> = Reduced (limited by I-V crossover loss due to drive loop impedance)

#### Removing Speed Limits: Topology & Switch & Integration



### Hard-Switched -> Soft-Switched with GaN Power IC

#### **Primary Switch Power Loss:**



- k-factor >1 due to increased circulating current, duty cycle loss
- $P_{T-On}$  = 0 (soft-switch)
- P<sub>DRIVER</sub> **V10X** (GaN P<sub>DR</sub> negligible up to 2Mhz)
- $\bullet P_{QRR} = 0$
- $P_{DIODE}$   $\sqrt{3}X_{2X}$  (synchronous rectification with improved deadtime control)
- P<sub>T-OFF</sub> = 0 Reduced (near-zero drive loop impedance with integration)

>10x frequency increase possible with higher efficiencies



### EMI: Smooth, clean, controlled waveforms

- 500V Switching
- No overshoot / spike
- No oscillations
- 'S-curve' transitions
- ZVS Turn-on
- Zero Loss Turn-off
- Sync Rectification
- High frequency
- Small, low cost filter



#### Removing speed limits:



### MHz Controllers ... with more, faster to come









#### PFC (BCM):

- L6562 (1MHz)
- NCP1608 (1MHz)
- UCC28061 (500kHz)

#### DC-DC (LLC):

- NCP1395 (1.2MHz)
- FAN7688 (500kHz) (+SR)
- ICE2HS01G (1MHz)

#### DC-DC (Sync Rectifier):

- NCP4305 (1MHz)
- UCC24610 (600kHz)

#### PWM:

- NCP1252 (500kHz)
- NCP1565 (1.5MHz)
- UCC28C44 (1MHz)
- UCC25705 (4MHz)

#### **DSP**

- UCD3138 (2MHz)
- dsPIC33xx (5MHz)
- ADP1055 (1MHz)

















### Secondary Side SR FETs Get Better with GaN

- All relevant performance FOMs favor GaN at 60V
- R<sub>DS(ON)</sub> X Q<sub>G</sub> reflects drive losses
- R<sub>DS(ON)</sub> X Q<sub>OSS</sub> reflects turn-off losses with non-resonant rectification
- R<sub>DS(ON)</sub> X Q<sub>RR</sub> reflects stored minority carrier turn-off losses
  - Minimized with deadtime control
- Silicon FETs are in QFN5X6 packages, GaN is WLCSP



Note: Taken from datasheet typicals at 4.5/5V gate drive and capacitance curves

#### **Speed test:**



### 150W Boundary Conduction Mode (BCM) Boost PFC

- $120V_{AC} = 167-230kHz$
- $220V_{AC} = 230-500kHz$
- 265V peaks at 1MHz (L6562 F<sub>SW</sub> max)

|                                  | Pack | $R_{DS(ON)} \atop m\Omega$ | Q <sub>G</sub><br>nC | C <sub>OSS</sub> (er) | C <sub>OSS</sub> (tr) | R*Q <sub>G</sub><br>mΩ.nC | R*C <sub>OSS</sub> (tr)<br><sub>mΩ.pF</sub> | $R^*C_{OSS}(er)$ $m\Omega.pF$ |
|----------------------------------|------|----------------------------|----------------------|-----------------------|-----------------------|---------------------------|---------------------------------------------|-------------------------------|
| Navitas with iDrive <sup>™</sup> | 5x6  | 160                        | 2.5                  | 30                    | 50                    | 400                       | 8,000                                       | 4,800                         |
| Si CP Series                     | 8x8  | 180                        | 32                   | 69                    | 180                   | 5,760                     | 32,400                                      | 12,400                        |
| Si C7 Series                     | 8x8  | 115                        | 35                   | 53                    | 579                   | 4,025                     | 66,600                                      | 6,100                         |
| <b>GaN Benefits</b>              | >50% | n/a                        | >10x                 | >2x                   | >10x                  | >10x                      | >7x                                         | >2.5x                         |



No heatsinks, no forced air, no glue, potting or heat spreaders



#### **Speed Test:**



### Silicon Hits the Soft-Switching Speed Limit



120V<sub>AC</sub>, Si CP partial hard-switching (~200kHz)

- Si  $C_{OSS}$  is 50x-100x worse than GaN at  $V_{DS}$  < 30V
- High loss due to large stored charge while hard-switching



120V<sub>AC</sub>, GaN clean ZVS waveforms (~200kHz)

- Turn-off losses are low due to powerful and parasitic-free drive integration with no overshoot
- Near loss-less ZVS turn-on transition
- Minimize deadtime for low reverse conduction loss

#### **Speed Test:**



### Silicon Hits a Speed Bump ... and GaN Drives On













- \_
- Superjunction silicon FETs
  - Run 30-50°C hotter
  - Cannot deliver the power
  - Exhibit highly lossy resonant behavior

Output Power (W)



### The Road Ahead...





# Questions?

